## 6.012 Electronic Devices and Circuits Fall 1999 # October 13, 1999 Quiz #1 ### -OPEN BOOK- | | Problem #points | |-----------------|-----------------| | NAME | 1 | | RECITATION TIME | 2 | | | 3 | | | Total | General guidelines (please read carefully before starting): - Make sure to write your name on the space provided above. - All answers should be given in the space provided. Please do not turn in any extra material. If you need more space, use the back page. - You have 120 minutes to complete the quiz. - Where required, make reasonable approximations and *state them*. - Partial credit will be given for setting up problems without calculations. NO credit will be given for answers without reasons. - Use the symbols utilized in class for the various physical parameters, i.e. N<sub>d</sub>, n<sub>o</sub>, etc. - Every numerical answer must have the proper units next to it. Points will be subtracted for answers without units or with wrong units. - Use the following fundamental constants and physical parameters for silicon at room temperature. $n_i = 1.0 \times 10^{10} \text{cm}^{-3}$ kT/q = 0.026V $q = 1.60 \times 10^{-19} \text{C}$ $\varepsilon_s = 1.04 \times 10^{-12} \text{F/cm}$ $\varepsilon_{ox} = 3.45 \times 10^{-13} \text{F/cm}$ ## Problem 1 – 35 Points The n-type silicon sample illustrated below is 5 microns ( $\mu$ m) long and has metal ohmic contacts, A and B, on either end. The net donor concentration is $10^{15}$ cm<sup>-3</sup>; the electron mobility, $\mu_n$ , is 1400 cm<sup>2</sup>/V-s; and the hole mobility, $\mu_p$ , is 500 cm<sup>2</sup>/V-s. The electrostatic potential of the metal relative to intrinsic silicon is 0.2V. a) What are the thermal equilibrium hole and electron concentrations in this silicon? In thermal equilibrium $V_{AB}$ is 0 V. Show your work and/or explain your answer. | n <sub>o</sub> = | = | em | |------------------|---|----| | • | | | $$p_0 = _{cm^{-3}}$$ b) What is the thermal equilibrium electrostatic potential, $\phi_n$ , of the silicon in this sample? Assume $\phi$ is zero in intrinsic silicon (our unusual convention). Show your work and/or explain your answer. c) On the axes provided below, sketch the electrostatic potential, $\phi(x)$ , going from the metal on the left, through the silicon, and into the metal on the right, with $V_{AB} = 0$ V. Dimension your sketch and label any significant features. d) On the axes provided below, sketch the electrostatic potential, $\phi(x)$ , going from the metal on the left, through the silicon, and into the metal on the right, with $V_{AB}=1~V$ . Dimension your sketch and label any significant features, including $\phi(o)$ . e) When $V_{AB}=1$ V, what are the electron and hole <u>drift</u> current densities, $J_n^{dr}$ and $J_p^{dr}$ , respectively, at x=0 $\mu m$ . $$J_n^{dr}(0\mu m) = \underline{\qquad} A/cm^2$$ $$J_p^{dr} (0\mu m) = A/cm^2$$ Next, consider a sample similar to our original sample, except that it is doped p-type with a net acceptor concentration of 1 x $10^{15}$ cm<sup>-3</sup> in the region from x = 0 $\mu$ m to x = 2.5 $\mu$ m as shown below. f) On the axes provided below, sketch the electrostatic potential, $\phi(x)$ , going from the metal on the left, through the silicon, and into the metal on the right, with $V_{AB} = 0$ V. Dimension your sketch and label any significant features, including the shape of $\phi(x)$ in the depletion region and the value of $\phi(0)$ . Use the $-x_{no}$ and $x_{po}$ indicated on the horizontal axis. Do not calculate it. g) On the axes provided below, sketch the electrostatic potential, $\phi(x)$ , going from the metal on the left, through the silicon, and into the metal on the right, with $V_{AB} = 1 \text{ V}$ . Dimension your sketch and label any significant features, including the shape of $\phi(x)$ in the depletion region and the value of $\phi(0)$ . Use the $-x_{no}$ and $x_{po}$ indicated on the horizontal axis. You do not need to calculate the new depletion region edges. Just make the sketch relative to the equilibrium values shown. #### Problem 2 – 35 Points You are given an LC tank circuit that uses an MOS capacitor. The MOS capacitor has $T_{ox}=200~\textrm{Å},~N_a=10^{16}~\textrm{cm}^{-3},$ has its $N^{+}$ polysilicon gate tied to the inductor and its substrate grounded. The DC voltage $V_{\text{TUNE}}$ is applied to the gate of MOS capacitor through the inductor. This DC voltage can vary the capacitance value and corresponding resonant frequency. The small signal voltage source will be shunted to ground at the resonant frequency $\omega_c=1/\sqrt{LC}$ . The amplitude of the small signal source, A, is much less than $V_{\text{TUNE}}$ . a) Specify the range(s) of voltages, $V_{\text{TUNE}}$ , at which the MOS capacitance is a maximum. b) Specify the voltage, $V_{\text{TUNE}}$ at which the MOS capacitance is a minimum. | c) | Calculate the area 1Grad/s. | of the MOS capacitor | such that the minimum | n resonant frequency is | |-------------------------------------|-----------------------------|---------------------------------------------------|----------------------------------|-------------------------------------| | d) | Using the area cal | culated in (c), what is t | the maximum resonant | frequency? | | e) | | ons, we need to have a<br>nange the following par | | | | T <sub>OX</sub><br>N <sub>a</sub> : | | Increase<br>Increase<br>Increase | Decrease<br>Decrease<br>Decrease | No Effect<br>No Effect<br>No Effect | | Problem 3 (30 Points) | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Consider an n-channel MOSFET with $V_{BS}$ =0. The oxide thickness is $t_{ox}$ =20 nm and the substrate is doped at $N_A$ = $10^{17}$ cm <sup>-3</sup> . $\mu_n$ =400 cm <sup>2</sup> /Vs and W/L= $10\mu$ m/ $2\mu$ m=5. The flatband voltage is given as $V_{FB}$ =60 mV. | | (a) Determine the doping type and the dopant concentration for the polysilicon gate. | Determine the oxide capacitance ( $C_{ox}$ ), and the threshold voltage ( $V_{Tn}$ ). (b) If the device is biased as shown below: (i) what is the regime of operation for the gate capacitor (depletion, accumulation or inversion)? (ii) Determine the mobile charge density under the gate. (iii) Calculate I<sub>D</sub>. (c) If the device is biased as shown below: (i) what is the regime of operation for the MOSFET (cut-off, triode or saturation)? (ii) Calculate I<sub>D</sub>. (d) If the device is biased as shown below: (i) what is the regime of operation for the MOSFET (cut-off, triode or saturation)? (ii) Calculate I<sub>D</sub>.